# **PHILIPS** sense and simplicity

Electro-Thermal Modelling of High Power Light Emitting Diodes Based on Experimental Device Characterisation

Toni López Comsol Conference, Boston 2008



# Outline

- Introduction
  - LUXEON® K2 Emitter
- LED Characterisation and Modelling
  - Electric model
  - Thermal model
  - Coupled electro-thermal model
- Experimental validation
- Summary

# LUXEON<sup>®</sup> K2 Lamps

- The goal is to accurately model the electro-thermal performance of high power LEDs for the assessment of relevant effects such as,
  - Current crowding
  - Thermal hot spots
  - Self-heating
  - Forward voltage





**Operating Specs:** 1A forward current, over 200lm, 185°C junction temperature

LUMILEDS"

# Structure of TFFC LED

- Thin-Film Flip-Chip Technology
- N-layer contacted from p-layer side by means of 16 circular vias and edge contact

1mm

- P-metal contact also acts as optical reflector
- 25 gold stud-bumps employed to interconnect chip and submount



# Outline

- Introduction
  - LUXEON® K2 Emitter
- LED Characterisation and Modelling
  - Electric model
  - Thermal model
  - Coupled electro-thermal model
- Experimental validation
- Summary

### Basic Representation of the Chip Multilayer Stack

- LED chip consists out of multiple semiconductor, dielectric and metal layers, which are arranged according to the TFFC arquitecture
- Basically, the n-semiconductor sheet (of just a few microns thick) is used as spreading layer. It is the only semiconductor layer where current may flow laterally
- Thus, the distributed effects may be represented by a ladder network of lumped elements, the vertical elements being non-linear according to a diode like function and a series resistance



### Basic Representation of the Chip Multilayer Stack

- LED chip consists out of multiple semiconductor, dielectric and metal layers, which are arranged according to the TFFC arquitecture
- Basically, the n-semiconductor sheet (of just a few microns thick) is used as spreading layer. It is the only semiconductor layer where current may flow laterally
- Thus, the distributed effects may be represented by a ladder network of lumped elements, the vertical elements being non-linear according to a diode like function and a series resistance



### **Electric Model Implementation**

a) The basic multilayer stack may require up to six different subdomains. At least one of them, the AR subdomain, may involve the definition of a non-linear conductivity that is dependent on the local electric field



### **Electric Model Implementation**

b) The current flows unidirectionally vertically in the AR. Thus, it may be described by way of an interior boundary condition as opposed to a subdomain. The boundary condition is of the type *distributed resistance* where the conductivity may be non-linear and dependent on the local voltage difference between the two sem. layers



### **Electric Model Implementation**

c) The current through the p-layer flows vertically. This layer is very thin and thus it can be omitted since its contribution to electric losses is negligible. The elimination of the p-layer involves the combination of the AR and p-contact in one single interior boundary



### **Electric Model Implementation**

d) The elimination of the metal layers, which do not contribute to losses, enables the use of external boundary conditions as opposed to interior ones for the definition of the contacts and AR, thereby greatly simplifying the implementation



# Simplified Electric Model Implementation

- Single subdomain characterised by a temperature dependent conductivity, which is described by a look up table (LUT)
- Distributed resistance boundary conditions for metal-semicond. contacts and active region (AR) representation. Conductivities may be voltage and temperature dependent. Use of LUTs



### Extension to a 3D Subdomain



TFFC 3D structure (¼ chip)



LIGHT FROM SILICON VALLEY

### **Extraction of Device Characteristics**

| (No th   | Parameter<br>hermal params. included)                | Variable of dependence          | Measurement<br>technique         | Test structure                   | Extraction<br>method                   |
|----------|------------------------------------------------------|---------------------------------|----------------------------------|----------------------------------|----------------------------------------|
| 1.<br>2. | Specific n-contact<br>resistance<br>Sheet resistance | Temperature                     | TLM                              | cTLM                             | cTLM equation,<br>linear extrapolation |
| 3.       | Specific p-contact resistance                        | Temperature and current density | TLM                              | cTLM                             | cTLM equation,<br>linear extrapolation |
| 4.       | Active region IV<br>curve                            | Temperature and current density | IV-curve tracer                  | Single side n-contact<br>emitter | Algorithm of system identification     |
| 5.       | Radiant emittance<br>and/or irradiance               | Temperature and current density | Integrating sphere,<br>gonometer | Single side n-contact<br>emitter | Algorithm of system identification     |

### AR & P-contact resistivity extraction algorithm



- Goal: Extraction of the AR & p-contact resistivities from the IV curves measured at the device terminals
- Challenge: This is not readily obtained due to the non-linearity of the resistivities and the distributed nature of the device structure (i.e. non-uniform current distribution)
- Solution: System identification techniques. I.e. advance algorithms to determine model parameters from measured data.

### AR & P-contact resistivity extraction algorithm



LUMILEDS

### AR & P-contact resistivity extraction algorithm



# **Thermal Model**

- Governing equation: Fourier's law of heat conduction
- Generated heat in the chip is transferred to the PCB through the package submount and heat-sink
- Constant board temperature (boundary condition)
- Model considers 3D package and chip geometry and all material's thermal conductivities



# **Coupling Thermal and Electric Models**

- Electric and thermal models are coupled by the mutual dependencies of the following parameters
  - Electric conductivities (contacts, spreading layer...)
  - Power dissipation:  $P_{Heat}(T) = P_{Total}(T)(1 WPE(T))$ ,  $P_{Total}(T) = I_f(T) \cdot V_f$



# Meshing Thin Layers

- 1. Boundary free mesh parameters for x-y boundary plane
- 2. Swept mesh parameters for z (use of 2 element layers)







# Outline

- Introduction
  - LUXEON® K2 Emitter
- LED Characterisation and Modelling
  - Electric model
  - Thermal model
  - Coupled electro-thermal model
- Experimental validation
- Summary

# **Coupled Electro-Thermal Simulation Example**

- Use of Direct solver PARDISO, num. mesh elements: 200600, degrees of freedom: 432429, computation time: 17min., WinXP 64bit, Intel Xeon CPU, 2.66GHz, 12GB RAM
- Thermal non-uniformity impacts power density distribution and thus the surface brightness
- Estimated thermal resistance matches experimental results



### IV-Curves of Various Primary Emitter Layouts

• Simulations match up accurately measurement curves at constant 30°C junction temperature (pulse operation). Wafer near neighbor devices.



### Surface Brightness of Various Primary Emitter Layouts

• Predictions within 15% error at constant 30°C junction temperature (pulse operation). Wafer near neighbor devices.



### IV-Curves of a LUXEON<sup>®</sup> K2 Emitter without Self-Heating

• Experimental and simulated IV-curve characteristics at constant 90°C under pulse operation (i.e. without self-heating)



### IV-Curves of a LUXEON® K2 Emitter with Self-Heating

Experimental and simulated IV-curve characteristics under dc operation (i.e. with self-heating)



LUMILEDS

# Outline

- Introduction
  - LUXEON® K2 Emitter
- LED Characterisation and Modelling
  - Electric model
  - Thermal model
  - Coupled electro-thermal model
- Experimental validation
- Summary

## Summary and Conclusions

- 3D FE model is shown to be an effective tool to analyse the electrothermal behaviour of power LEDs
- Current crowding, forward voltage, self-heating, average thermal resistance and hot spots have been accurately modelled and validated over a wide range of operating conditions
- Simple model implementation based on a single subdomain and distributed resistance boundary conditions
- Four basic electric parameters to describe electrical behaviour are experimentally characterised and expressed in Comsol by means of LUTs
- Algorithm of system identification implemented in the Script language has been proposed for the extraction of the LED active region electrical characteristics from experimental data

